Analog DevicesADSP-SC598KBPZ10DSP
DSP Fixed-Point/Floating-Point 32bit/40bit/64bit 1GHz 3360MIPS 400-Pin BGA Tray
ADSP-SC598/ADSP-SC596: Up to 1 GHz Dual-SHARC+ DSP w/ Integrated Arm® Cortex®-A55
The ADSP-SC598/SC596/SC595 processors can reach speeds of up to 1 GHz, and are members of the ADSP-SC59x SHARC® family of products. Containing the same dual-SHARC+® DSP core architecture as the ADSP-SC594/SC592/SC591, these processors upgrade the integrated Arm core to a Cortex-A55 running at up to 1.2 GHz.
The ADSP-SC59x SHARC processors are members of the SIMD SHARC family of digital signal processors (DSPs) that feature Analog Devices, Inc., Super Harvard Architecture. These 32-bit/40-bit/64-bit floating-point processors are optimized for high performance audio/floating-point applications with large on-chip static random-access memory (SRAM), multiple internal buses that eliminate input/output (I/O) bottlenecks, and innovative digital audio interfaces (DAI). New additions to the SHARC+ core include cache enhancements and branch prediction, while maintaining instruction set compatibility to previous SHARC products.
By integrating a rich set of industry-leading system peripherals and memory (see Table 1 in the data sheet), the SHARC+ processor is the platform of choice for applications that require programmability similar to reduced instruction set computing (RISC), multimedia support, and leading edge signal processing in one integrated package. These applications span a wide array of markets, including automotive, professional audio, and industrial-based applications that require high floating-point performance.
Key Features and Benefits
- SHARC+ Core Infrastructure
- • 800 MHz (max) or 1 GHz (max) Core clock frequency
- • 2x 640KB on-chip Level 1 (L1) SRAM memory (with parity) increases low latency performance
- • 32-bit, 40-bit & 64-bit floating point support
- • 32-bit fixed point
- • Byte, short-word, word, long-word addressed
- Arm Core Infrastructure
- • 1.2 GHz Arm Cortex-A55 (with Neon/FPU)
- • 32 kByte/32 kByte L1 Instr./Data Cache
- • 256 kByte L2 Cache
- Memory
- • 2048 KB on-chip Level 2 (L2) SRAM with ECC protection - eliminates need for external memory in many use cases
- • Level 3 (L3) interface optimized for low system power, providing 16-bit interface to DDR3 (supporting 1.35 V capable DDR3L devices)
- 16-bit DDR/DDR3L Memory Controller
- • 1.35V support for DDR3L
- Advanced Hardware Accelerators
- • Enhanced FIR/IIR offload engines running at Core clock frequency for added processing power
- • Security Crypto Engines with OTP
- Powerful DMA System
Innovative Digital Audio Interface (DAI) includes: - • 8x Full SPORT interfaces w/TDM & I2S modes
- • 2x S/PDIF Rx/Tx, 8 ASRC pairs
- • 8x Precision Clock Generators
- • 2x 4-channel PDM Mic Inputs
- • 40 Buffers
- Other Peripheral Connectivity / Interfaces
- • 1x eMSI (SDIO/eMMC)
- • 2x Quad SPI, 1x Octal SPI
- • MLB 3-pin / 6-pin
- • 6x I2C,3x UARTs
- • 2x Link Ports
- • 16x General Purpose Timer, 1x General Purpose Counter
- • 3x Watchdog Timers
- • ePPI
- • USB 2.0 HS OTG Controller
- • 10/100 EMAC
- • 10/100/1000 EMAC w/AVB and 1588
- • 2x CAN FD
- • 8-ch 12bit Housekeeping ADC
- • 135 GPIO pins, 40 DAI pins
- • Thermal Sensor
- Package
- • 17mm x 17mm (0.8mm pitch) 400-ball CSP_BGA
- Additional Features
- • Security and Protection
- • Crypto hardware accelerators
- • Fast secure boot with IP protection
- • Enhanced FIR and IIR accelerators running up to 1 GHz
- • AEC-Q100 qualified for automotive applications
Applications
- • Automotive
- • Audio amplifier, head unit, ANC/RNC, rear seat entertainment, digital cockpit, ADAS
- • Consumer & Professional Audio
- • Speakers, sound bars, AVRs, conferencing systems, mixing consoles, microphone arrays, headphones
Evaluation Board
The ADSP-SC598/ADSP-SC596 can be evaluated with the EV-SC598-SOM.
Block Diagrams and Tables

| Compliant | |
| 5A992c. | |
| Active | |
| 8542.31.00.35 | |
| Automotive | No |
| PPAP | No |
| ADSP-SC59x | |
| Super Harvard | |
| ARM Cortex A55 | |
| ARM | |
| Fixed-Point|Floating-Point | |
| 32|40|64 | |
| 3360 | |
| ROM | |
| 2MB | |
| Yes | |
| CAN/Ethernet/I2C/SPI/UART/USB | |
| 135 | |
| 1 | |
| 8 | |
| 12 | |
| 1000 | |
| 0 | |
| 4 | |
| 1 | |
| 5 | |
| 6 | |
| 0 | |
| 2 | |
| 2 | |
| 0.95|1.71|3.13 | |
| 1|1.8|3.3 | |
| 1.05|1.89|3.47 | |
| 0 | |
| 125 | |
| Tray | |
| Mounting | Surface Mount |
| Package Height | 1.31 mm |
| Package Width | 17 mm |
| Package Length | 17 mm |
| PCB changed | 400 |
| Standard Package Name | BGA |
| Supplier Package | BGA |
| 400 | |
| Lead Shape | Ball |
| EDA / CAD Models |
Progetta dispositivi medici guidati dall'IA
White paper: consigli su progettazione e componenti e approfondimenti IA per soluzioni diagnostiche e terapeutiche più veloci e sicure.

