Analog DevicesAD9559/PCBZClock and Timing Development Boards and Kits
AD9559 Logic and Timing Evaluation Board
| Compliant | |
| EAR99 | |
| Active | |
| 8473.30.11.80 | |
| Automotive | No |
| PPAP | No |
| Evaluation Board | |
| AD9559 | |
| Logic and Timing Misc | |
| USB | |
| 6 | |
| -40 | |
| 85 |
Dev Kit Description
The AD9559 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (SONET/SDH). The AD9559 generates two completely independent output clocks that are synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9559 continuously generates a low jitter output clock even when all reference inputs have failed.
Design AI-powered medical devices
Explore system design tips, part recs and AI insights to help you build faster, safer diagnostic and therapy solutions—all in Arrow’s latest white paper.
