Arrow Electronic Components Online
LCMXO2640HC5SG48C|LATTICE|simage
LCMXO2640HC5SG48C|LATTICE|limage
Field Programmable Gate Arrays - FPGAs

LCMXO2-640HC-5SG48C

FPGA MachXO2Family 640Cells 2.5V/3.3V 48-Pin QFN EP Tray

Lattice Semiconductor
Datasheets 

Product Technical Specifications
  • EU RoHS
    Compliant
  • ECCN (US)
    EAR99
  • Part Status
    Active
  • HTS
    8542.31.00.55
  • Automotive
    No
  • PPAP
    No
  • Family Name
    MachXO2
  • Process Technology
    65nm
  • User I/Os
    40
  • Number of I/O Banks
    4
  • Operating Supply Voltage (V)
    2.5|3.3
  • Shift Registers
    Utilize Memory
  • Logic Elements
    640
  • Program Memory Type
    SRAM
  • Embedded Memory (Kbit)
    18
  • Total Number of Block RAM
    2
  • Maximum Distributed RAM Bits
    5120
  • Device Logic Units
    640
  • Reprogrammability Support
    No
  • In-System Programmability
    No
  • Speed Grade
    5
  • Maximum Differential I/O Pairs
    20
  • Minimum Operating Supply Voltage (V)
    2.375
  • Maximum Operating Supply Voltage (V)
    3.6
  • I/O Voltage (V)
    1.2|1.5|1.8|2.5|3.3
  • Minimum Operating Temperature (°C)
    0
  • Maximum Operating Temperature (°C)
    85
  • Supplier Temperature Grade
    Commercial
  • Packaging
    Tray
  • Mounting
    Surface Mount
  • Package Height
    0.88
  • Package Width
    7
  • Package Length
    7
  • PCB changed
    48
  • Standard Package Name
    QFN
  • Supplier Package
    QFN EP
  • Pin Count
    48
  • Lead Shape
    No Lead

Documentation and Resources

Datasheets
Design resources