Arrow Electronic Components Online
74LVC132ABQ115|NEXPERIA|simage
74LVC132ABQ115|NEXPERIA|limage
Logic Gates

74LVC132ABQ,115

NAND Gate 4-Element 2-IN 14-Pin DHVQFN EP T/R

Nexperia
Datasheets 

Product Technical Specifications
  • EU RoHS
    Compliant
  • ECCN (US)
    EAR99
  • Part Status
    Active
  • HTS
    8542.39.00.90
  • Automotive
    No
  • PPAP
    No
  • Logic Family
    LVC
  • Logic Function
    NAND
  • Number of Elements per Chip
    4
  • Number of Element Inputs
    2-IN
  • Number of Output Enables per Element
    0
  • Number of Selection Inputs per Element
    0
  • Number of Element Outputs
    1
  • Maximum Propagation Delay Time @ Maximum CL (ns)
    3.8(Typ)@2.7V|3.4(Typ)@3.3V
  • Absolute Propagation Delay Time (ns)
    16
  • Input Type
    Schmitt Trigger
  • Maximum Low Level Output Current (mA)
    24
  • Maximum High Level Output Current (mA)
    -24
  • Minimum Operating Supply Voltage (V)
    1.2
  • Typical Operating Supply Voltage (V)
    1.8|2.5|3.3
  • Maximum Operating Supply Voltage (V)
    3.6
  • Typical Quiescent Current (uA)
    0.1
  • Maximum Quiescent Current (uA)
    40
  • Propagation Delay Test Condition (pF)
    50
  • Minimum Operating Temperature (°C)
    -40
  • Maximum Operating Temperature (°C)
    125
  • Packaging
    Tape and Reel
  • Mounting
    Surface Mount
  • Package Height
    0.95(Max)
  • Package Width
    2.5
  • Package Length
    3
  • PCB changed
    14
  • Standard Package Name
    QFN
  • Supplier Package
    DHVQFN EP
  • Pin Count
    14
  • Lead Shape
    No Lead

Documentation and Resources

Datasheets
Design resources